| Discipline:<br>ELECTRONICS and<br>Telecommunication Engineering |                                               | Name of the Teaching Faculty:<br>Er. NIRMALA NANDA DHAL                                         |
|-----------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|
| SEMESTER: 4™                                                    |                                               |                                                                                                 |
| Subject: -<br>TH – 3<br>MICROPROCESSOR<br>&<br>MICROCONTROLLER  | No. of days<br>per week<br>class<br>allotted: | Semester From Date: <b>13.02.2023 To 23.05.2023</b><br>No. of Weeks: <b>15</b>                  |
|                                                                 | 05                                            |                                                                                                 |
| Week                                                            | Class<br>Day                                  | Theory Topics                                                                                   |
| 1 <sup>st</sup>                                                 | Unit                                          | -1: Microprocessor (Architecture and Programming-8085-8-bit)                                    |
|                                                                 | 1 <sup>st</sup>                               | Introduction to Microprocessor and Microcomputer & distinguish between them                     |
|                                                                 | 2 <sup>nd</sup>                               | Concept of Address bus, Data bus, Control bus & System Bus General Bus structure Block diagram. |
|                                                                 | 3 <sup>rd</sup>                               | Basic Architecture of 8085 (8 bit) Microprocessor                                               |
|                                                                 | 4 <sup>th</sup>                               | Basic Architecture of 8085 (8 bit) Microprocessor                                               |
|                                                                 | 5 <sup>th</sup>                               | Basic Architecture of 8085 (8 bit) Microprocessor                                               |
| 2 <sup>nd</sup>                                                 | 1 <sup>st</sup>                               | Signal Description (Pin diagram) of 8085 Microprocessor                                         |
|                                                                 | 2 <sup>nd</sup>                               | Signal Description (Pin diagram) of 8085 Microprocessor                                         |
|                                                                 | 3 <sup>rd</sup>                               | Signal Description (Pin diagram) of 8085 Microprocessor                                         |
|                                                                 | 4 <sup>th</sup>                               | Register Organizations, Distinguish between SPR & GPR, Timing & Control Module                  |
|                                                                 | 5 <sup>th</sup>                               | Stack, Stack pointer &Stack top.                                                                |
| 3 <sup>rd</sup>                                                 | 1 <sup>st</sup>                               | Interrupts:-8085 Interrupts, Masking of Interrupt(SIM,RIM)                                      |
|                                                                 | 2 <sup>nd</sup>                               | Revision of Unit-1                                                                              |
|                                                                 | 3 <sup>rd</sup>                               | Class Test on Unit-1                                                                            |

|                 | 4 <sup>th</sup>                                           | Analysis of Class Test                                                                                 |  |  |
|-----------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|
|                 | Unit-2: Instruction Set and Assembly Language Programming |                                                                                                        |  |  |
|                 | 5 <sup>th</sup>                                           | Addressing data & Differentiate between one-byte, two-byte & three-byte instructions with examples     |  |  |
| 4 <sup>th</sup> | 1 <sup>st</sup>                                           | Addressing modes in instructions with suitable examples.                                               |  |  |
|                 | 2 <sup>nd</sup>                                           | Instruction Set of 8085(Data Transfer, Arithmetic, Logical, Branching,<br>Stack& I/O, Machine Control) |  |  |
|                 | 3 <sup>rd</sup>                                           | Instruction Set of 8085(Data Transfer, Arithmetic, Logical, Branching, Stack& I/O, Machine Control)    |  |  |
|                 | 4 <sup>th</sup>                                           | Simple Assembly Language Programming of 8085:<br>Simple Addition & Subtraction                         |  |  |
|                 | 5 <sup>th</sup>                                           | Logic Operations (AND, OR, Complement 1's & 2's) & Masking of bits                                     |  |  |
| 5 <sup>th</sup> | 1 <sup>st</sup>                                           | Counters & Time delay (Single Register, Register Pair, More than Two Register)                         |  |  |
|                 | 2 <sup>nd</sup>                                           | Looping, Counting & Indexing (Call/JMP etc).                                                           |  |  |
|                 | 3 <sup>rd</sup>                                           | Stack & Subroutine programes                                                                           |  |  |
|                 | 4 <sup>th</sup>                                           | Code conversion, BCD Arithmetic & 16 Bit data Operation, Block<br>Transfer                             |  |  |
|                 | 5 <sup>th</sup>                                           | Code conversion, BCD Arithmetic & 16 Bit data Operation, Block<br>Transfer                             |  |  |
| 6 <sup>th</sup> | 1 <sup>st</sup>                                           | Compare between two numbers                                                                            |  |  |
|                 | 2 <sup>nd</sup>                                           | Array Handling (Largest number in the array)                                                           |  |  |
|                 | 3 <sup>rd</sup>                                           | Array Handling (smallest number in the array)                                                          |  |  |
|                 | 4 <sup>th</sup>                                           | Memory & I/O Addressing                                                                                |  |  |
|                 | 5 <sup>th</sup>                                           | Revision of Unit-2                                                                                     |  |  |
|                 |                                                           |                                                                                                        |  |  |

| 2 <sup>nd</sup> Analysis of Class Test   Unit-3: TIMING DIAGRAMS   3 <sup>rd</sup> Define opcode, operand, T-State, Fetch cycle, Machine Cycle, |       |
|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 3 <sup>rd</sup> Define opcode, operand, T-State, Fetch cycle, Machine Cycle,                                                                    |       |
|                                                                                                                                                 |       |
| Instruction cycle, Discuss the concept of timing diagram.                                                                                       |       |
| 4 <sup>th</sup> Draw timing diagram for memory read machine cycle.                                                                              |       |
| 5 <sup>th</sup> Draw timing diagram for memory write machine cycle.                                                                             |       |
| <b>8<sup>th</sup></b> 1 <sup>st</sup> Draw timing diagram for I/O read machine cycle.                                                           |       |
| 2 <sup>nd</sup> Draw timing diagram for I/O write machine cycle.                                                                                |       |
| 3 <sup>rd</sup> Revision of Unit-3                                                                                                              |       |
| 4 <sup>th</sup> Class Test on Unit-3                                                                                                            |       |
| 5 <sup>th</sup> Analysis of Class Test                                                                                                          |       |
| 9 <sup>th</sup> Unit-4: Microprocessor Based System Development Aids                                                                            |       |
| 1 <sup>st</sup> Concept of interfacing                                                                                                          |       |
| 2 <sup>nd</sup> Define Mapping & Data transfer mechanisms - Memory mapping<br>Mapping                                                           | & I/O |
| 3 <sup>rd</sup> Concept of Memory Interfacing:- Interfacing EPROM & RAM Mem                                                                     | ories |
| 4 <sup>th</sup> Concept of Address decoding for I/O devices                                                                                     |       |
| 5 <sup>th</sup> Programmable Peripheral Interface: 8255                                                                                         |       |
| 10 <sup>th</sup> 1 <sup>st</sup> ADC & DAC with Interfacing.                                                                                    |       |
| 2 <sup>nd</sup> Interfacing Seven Segment Displays                                                                                              |       |

|                  | 3 <sup>rd</sup> | Generate square waves on all lines of 8255                                                                 |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------|
|                  | 4 <sup>th</sup> | Design Interface a traffic light control system using 8255.                                                |
|                  | 5 <sup>th</sup> | Design interface for stepper motor control using 8255.                                                     |
| 11 <sup>th</sup> | 1 <sup>st</sup> | Basic concept of other Interfacing DMA controller, USART                                                   |
|                  | 2 <sup>nd</sup> | UNIT:5 (Microprocessor (Architecture and Programming-8086-16 bit)                                          |
|                  |                 | Register Organisation of 8086                                                                              |
|                  | 3 <sup>rd</sup> | Internal architecture of 8086                                                                              |
|                  | 4 <sup>th</sup> | Signal Description of 8086                                                                                 |
|                  | 5 <sup>th</sup> | General Bus Operation& Physical Memory Organisation                                                        |
| 12 <sup>th</sup> | 1 <sup>st</sup> | Minimum Mode & Timings                                                                                     |
|                  | 2 <sup>nd</sup> | Maximum Mode & Timings                                                                                     |
|                  | 3 <sup>rd</sup> | Interrupts and Interrupt Service Routines, Interrupt Cycle, Non-Maskable Interrupt, Maskable Interrupt     |
|                  | 4 <sup>th</sup> | 8086 Instruction Set & Programming: Addressing Modes, Instruction Set, Assembler Directives and Operators, |
|                  | 5 <sup>th</sup> | 8086 Instruction Set & Programming: Addressing Modes, Instruction Set, Assembler Directives and Operators, |
| 13 <sup>th</sup> | 1 <sup>st</sup> | Simple Assembly language programming using 8086 instructions.                                              |
|                  | 2 <sup>nd</sup> | Simple Assembly language programming using 8086 instructions.                                              |
|                  | 3 <sup>rd</sup> | Class Test                                                                                                 |
|                  | Unit-6 Mi       | crocontroller (Architecture and Programming-8 bit):-                                                       |
|                  | 4 <sup>th</sup> | Distinguish between Microprocessor & Microcontroller                                                       |
|                  | 5 <sup>th</sup> | 8 bit & 16 bit microcontroller                                                                             |
| 14 <sup>th</sup> | 1 <sup>st</sup> | CISC & RISC processor                                                                                      |
|                  | 2 <sup>nd</sup> | Architecture of 8051 Microcontroller                                                                       |

|                  | 3 <sup>rd</sup> | Signal Description of 8051 Microcontrollers                                                                                        |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------|
|                  | 4 <sup>th</sup> | Memory Organisation-RAM structure, SFR                                                                                             |
|                  | 5 <sup>th</sup> | Registers, timers, interrupts of 8051 Microcontrollers                                                                             |
| 15 <sup>th</sup> | 1 <sup>st</sup> | Addressing Modes of 8051                                                                                                           |
|                  | 2 <sup>nd</sup> | Simple 8051 Assembly Language Programming Arithmetic & Logic<br>Instructions , JUMP, LOOP, CALL Instructions, I/O Port Programming |
|                  | 3 <sup>rd</sup> | Interrupts, Timer & Counters                                                                                                       |
|                  | 4 <sup>th</sup> | Serial Communication                                                                                                               |
|                  | 5 <sup>th</sup> | Microcontroller Interrupts and Interfacing to 8255                                                                                 |